Design of High Speed and Area Efficient Finite Field Multiplier Using Factoring Technique for Communication

Authors

  • Shaik Baba Fariddin, Rahul Mishra

DOI:

https://doi.org/10.17762/msea.v70i2.2060

Abstract

In this paper, design of high speed and area efficient finite field multiplier using factoring technique for communication is implemented. Data security plays very important role in present generation. Therefore, initially inputs and key are given to S-Box. The main intent of S-Box is to substitute the input data and key. After that input data and key are merged using S-Box merge. This data will be multiplied using finite field multiplier and to improve the performance along with that mix column technique is applied. Factoring technique will increase the speed of operation. After the data performs shift row operation. At last rounding is performed to the obtained data. At last simulation results shows that effective outcome in terms of delay, memory and security.

Downloads

Published

2021-02-26

How to Cite

Shaik Baba Fariddin, Rahul Mishra. (2021). Design of High Speed and Area Efficient Finite Field Multiplier Using Factoring Technique for Communication. Mathematical Statistician and Engineering Applications, 70(2), 803–811. https://doi.org/10.17762/msea.v70i2.2060

Issue

Section

Articles